IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of that third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Mailing Address:

Texas Instruments
Post Office Box 655303
Dallas, Texas 75265

Copyright © 2002, Texas Instruments Incorporated
Contents

1 Introduction to the I2C Module .................................................. 1
  1.1 Features ................................................................. 2
  1.2 Features Not Supported ............................................... 2
2 Functional Overview ............................................................. 3
3 Operational Details ............................................................... 5
  3.1 Input and Output Voltage Levels ....................................... 5
  3.2 Data Validity ............................................................. 5
  3.3 Operating Modes ........................................................ 5
  3.4 START and STOP Conditions ......................................... 7
  3.5 Serial Data Formats .................................................... 8
    3.5.1 7-Bit Addressing Format ....................................... 8
    3.5.2 10-Bit Addressing Format ..................................... 9
    3.5.3 Free Data Format ................................................ 10
    3.5.4 Using a Repeated START Condition ............................ 10
  3.6 NACK Bit Generation ................................................... 11
  3.7 Arbitration ............................................................... 12
  3.8 Clock Generation ........................................................ 13
  3.9 Clock Synchronization ................................................. 14
4 Interrupt Requests Generated by the I2C Module ........................... 15
5 EDMA Events Generated by the I2C Module .................................. 17
6 Resetting/Disabling the I2C Module .......................................... 17
7 Programming Guide .............................................................. 18
  7.1 Main Program ............................................................ 18
    7.1.1 State After Reset ................................................ 18
    7.1.2 Initialization Procedure ....................................... 18
    7.1.3 Program Clock Control Registers (I2CCLKL and I2CCLKH) .... 18
    7.1.4 Configure Address Registers .................................. 18
    7.1.5 Program Transmit Data Register (I2CDXR) ..................... 18
    7.1.6 Configure Status and Mode Register (I2CSTR) ............... 18
    7.1.7 Poll Receive Data ............................................... 18
    7.1.8 Poll Transmit Data .............................................. 19
  7.2 Interrupt Subroutines .................................................... 19
  7.3 Flow Diagrams ........................................................... 19
    7.3.1 Bit Polling Methods to Control Data Flow .................... 20
    7.3.2 Interrupts Methods to Control Data Flow ..................... 26
    7.3.3 EDMA Event Methods to Control Data Flow ................... 30
## 8 Registers

<table>
<thead>
<tr>
<th>Register Name</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>I2C Own Address Register (I2COAR)</td>
<td>33</td>
</tr>
<tr>
<td>I2C Interrupt Enable Register (I2CIER)</td>
<td>34</td>
</tr>
<tr>
<td>I2C Status Register (I2CSTR)</td>
<td>35</td>
</tr>
<tr>
<td>I2C Clock Divider Registers (I2CCLKL and I2CCLKH)</td>
<td>41</td>
</tr>
<tr>
<td>I2C Data Count Register (I2CCNT)</td>
<td>44</td>
</tr>
<tr>
<td>I2C Data Receive Register (I2CDRR)</td>
<td>45</td>
</tr>
<tr>
<td>I2C Slave Address Register (I2CSAR)</td>
<td>46</td>
</tr>
<tr>
<td>I2C Data Transmit Register (I2CDXR)</td>
<td>47</td>
</tr>
<tr>
<td>I2C Mode Register (I2CMDR)</td>
<td>48</td>
</tr>
<tr>
<td>I2C Interrupt Source Register (I2CISR)</td>
<td>56</td>
</tr>
<tr>
<td>I2C Prescaler Register (I2CPSC)</td>
<td>57</td>
</tr>
<tr>
<td>I2C Peripheral Identification Registers (I2CPID1 and I2CPID2)</td>
<td>58</td>
</tr>
</tbody>
</table>
# Figures

<table>
<thead>
<tr>
<th>Figure</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Multiple I2C Modules Connected</td>
</tr>
<tr>
<td>2</td>
<td>I2C Module Conceptual Block Diagram</td>
</tr>
<tr>
<td>3</td>
<td>Bit Transfer on the I2C-Bus</td>
</tr>
<tr>
<td>4</td>
<td>I2C Module START and STOP Conditions</td>
</tr>
<tr>
<td>5</td>
<td>I2C Module Data Transfer</td>
</tr>
<tr>
<td>6</td>
<td>I2C Module 7-Bit Addressing Format (FDF = 0,XA = 0 in I2CMDR)</td>
</tr>
<tr>
<td>7</td>
<td>I2C Module 10-Bit Addressing Format With Master-Transmitter Writing to Slave-Receiver (FDF = 0,XA = 1 in I2CMDR)</td>
</tr>
<tr>
<td>8</td>
<td>I2C Module Free Data Format (FDF = 1 in I2CMDR)</td>
</tr>
<tr>
<td>9</td>
<td>I2C Module 7-Bit Addressing Format With Repeated START Condition (FDF = 0,XA = 0 in I2CMDR)</td>
</tr>
<tr>
<td>10</td>
<td>Arbitration Procedure Between Two Master-Transmitters</td>
</tr>
<tr>
<td>11</td>
<td>Clocking Diagram for the I2C Module</td>
</tr>
<tr>
<td>12</td>
<td>Synchronization of Two I2C Clock Generators During Arbitration</td>
</tr>
<tr>
<td>13</td>
<td>Enable Paths of I2C Interrupt Requests</td>
</tr>
<tr>
<td>14</td>
<td>Setup Procedure</td>
</tr>
<tr>
<td>15</td>
<td>Using Bit Polling for Master-Transmitter Operation, Repeat Mode (RM = 1)</td>
</tr>
<tr>
<td>16</td>
<td>Using Bit Polling for Master-Transmitter Operation, Nonrepeat Mode (RM = 0)</td>
</tr>
<tr>
<td>17</td>
<td>Using Bit Polling for Master-Receiver Operation, Repeat Mode (RM = 1), Fixed Number of Data Words</td>
</tr>
<tr>
<td>18</td>
<td>Using Bit Polling for Master-Receiver Operation, Repeat Mode (RM = 1), Variable (Data-Dependent) Number of Data Words</td>
</tr>
<tr>
<td>19</td>
<td>Using Bit Polling for Master-Receiver Operation, Nonrepeat Mode (RM = 0)</td>
</tr>
<tr>
<td>20</td>
<td>Using Bit Polling for Slave-Transmitter/Receiver Operation, Repeat Mode (RM = 1)</td>
</tr>
<tr>
<td>21</td>
<td>Using Interrupts for Master-Transmitter Operation, Nonrepeat Mode (RM = 0)</td>
</tr>
<tr>
<td>22</td>
<td>Using Interrupts for Slave-Transmitter/Receiver Operation, Repeat Mode (RM = 0)</td>
</tr>
<tr>
<td>23</td>
<td>Using Interrupts for Slave-Transmitter/Receiver Operation, Nonrepeat Mode (RM = 0)</td>
</tr>
<tr>
<td>24</td>
<td>Using EDMA Events for Master-Transmitter Operation, Nonrepeat Mode (RM = 0)</td>
</tr>
<tr>
<td>25</td>
<td>Using EDMA Events for Master-Receiver Operation, Nonrepeat Mode (RM = 0)</td>
</tr>
<tr>
<td>26</td>
<td>Using EDMA Events for Master-Receiver Operation, Repeat Mode (RM = 1)</td>
</tr>
<tr>
<td>27</td>
<td>I2C Own Address Register (I2COAR)</td>
</tr>
<tr>
<td>28</td>
<td>I2C Interrupt Enable Register (I2CIER)</td>
</tr>
<tr>
<td>29</td>
<td>I2C Status Register (I2CSTR)</td>
</tr>
<tr>
<td>30</td>
<td>Roles of the Clock Divide-Down Values (ICCL and ICCH)</td>
</tr>
<tr>
<td>31</td>
<td>I2C Clock Low-Time Divider Register (I2CCLKL)</td>
</tr>
<tr>
<td>32</td>
<td>I2C Clock High-Time Divider Register (I2CCLKH)</td>
</tr>
<tr>
<td>33</td>
<td>I2C Data Count Register (I2CCNT)</td>
</tr>
<tr>
<td>34</td>
<td>I2C Data Receive Register (I2CDRR)</td>
</tr>
<tr>
<td>35</td>
<td>I2C Slave Address Register (I2CSAR)</td>
</tr>
<tr>
<td>36</td>
<td>I2C Data Transmit Register (I2CDXR)</td>
</tr>
<tr>
<td>37</td>
<td>I2C Mode Register (I2CMRD)</td>
</tr>
<tr>
<td>38</td>
<td>Block Diagram Showing the Effects of the Digital Loopback Mode (DLB) Bit</td>
</tr>
<tr>
<td>39</td>
<td>I2C Interrupt Source Register (I2CISR)</td>
</tr>
<tr>
<td>40</td>
<td>I2C Prescaler Register (I2CPSC)</td>
</tr>
<tr>
<td>41</td>
<td>I2C Peripheral Identification Register 1 (I2CPID1)</td>
</tr>
<tr>
<td>42</td>
<td>I2C Peripheral Identification Register 2 (I2CPID2)</td>
</tr>
<tr>
<td>Tables</td>
<td>Page</td>
</tr>
<tr>
<td>----------------------------------------------------------------------</td>
<td>------</td>
</tr>
<tr>
<td>1 Operating Modes of the I2C Module</td>
<td>6</td>
</tr>
<tr>
<td>2 Ways to Generate a NACK Bit</td>
<td>11</td>
</tr>
<tr>
<td>3 Descriptions of the I2C Interrupt Requests</td>
<td>16</td>
</tr>
<tr>
<td>4 I2C Module Registers</td>
<td>32</td>
</tr>
<tr>
<td>5 I2C Own Address Register (I2COAR) Field Descriptions</td>
<td>33</td>
</tr>
<tr>
<td>6 I2C Interrupt Enable Register (I2CIER) Field Descriptions</td>
<td>34</td>
</tr>
<tr>
<td>7 I2C Status Register (I2CSTR) Field Descriptions</td>
<td>36</td>
</tr>
<tr>
<td>8 I2C Clock Low-Time Divider Register (I2CCLKL) Field Descriptions</td>
<td>42</td>
</tr>
<tr>
<td>9 I2C Clock High-Time Divider Register (I2CCLKH) Field Descriptions</td>
<td>43</td>
</tr>
<tr>
<td>10 I2C Data Count Register (I2CCNT) Field Descriptions</td>
<td>44</td>
</tr>
<tr>
<td>11 I2C Data Receive Register (I2CDRR) Field Descriptions</td>
<td>45</td>
</tr>
<tr>
<td>12 I2C Slave Address Register (I2CSAR) Field Descriptions</td>
<td>46</td>
</tr>
<tr>
<td>13 I2C Data Transmit Register (I2CDXR) Field Descriptions</td>
<td>47</td>
</tr>
<tr>
<td>14 I2C Mode Register (I2CMDR) Field Descriptions</td>
<td>48</td>
</tr>
<tr>
<td>15 Master-Transmitter/Receiver Bus Activity Defined by RM, STT, and STP Bits</td>
<td>54</td>
</tr>
<tr>
<td>16 How the MST and FDF Bits Affect the Role of TRX Bit</td>
<td>54</td>
</tr>
<tr>
<td>17 I2C Interrupt Source Register (I2CISR) Field Descriptions</td>
<td>56</td>
</tr>
<tr>
<td>18 I2C Prescaler Register (I2CPSC) Field Descriptions</td>
<td>57</td>
</tr>
<tr>
<td>19 I2C Peripheral Identification Register 1 (I2CPID1) Field Descriptions</td>
<td>58</td>
</tr>
<tr>
<td>20 I2C Peripheral Identification Register 2 (I2CPID2) Field Descriptions</td>
<td>59</td>
</tr>
</tbody>
</table>
Inter-Integrated Circuit (I2C) Module

The inter-integrated circuit (I2C) module provides an interface between a TMS320C6000™ DSP and other devices compliant with Philips Semiconductors Inter-IC bus (I2C-bus) specification version 2.1 and connected by way of an I2C-bus. External components attached to this 2-wire serial bus can transmit/receive up to 8-bit data to/from the C6000™ DSP through the I2C module. To determine whether a particular C6000 DSP has an I2C module, see the data sheet for that DSP. This chapter assumes the reader is familiar with the I2C-bus specification.

1 Introduction to the I2C Module

The I2C module supports any slave or master I2C-compatible device. Figure 1 shows an example of multiple I2C modules connected for a two-way transfer from one device to other devices.

Figure 1. Multiple I2C Modules Connected

C6000 and TMS320C6000 are trademarks of Texas Instruments.
1.1 Features

The I2C module has the following features:

- Compliance with the Philips Semiconductors I2C-bus specification (version 2.1):
  - Support for byte format transfer
  - 7-bit and 10-bit addressing modes
  - General call
  - START byte mode
  - Support for multiple master-transmitters and slave-receivers
  - Support for multiple slave-transmitters and master-receivers
  - Combined master transmit/receive and receive/transmit mode
  - Data transfer rate of from 10 kbps up to 400 kbps (Philips Fast-mode rate)

- One read EDMA event and one write EDMA event, which can be used by the EDMA controller

- One interrupt that can be used by the CPU. This interrupt can be generated as a result of one of the following conditions: transmit-data ready, receive-data ready, register-access ready, no-acknowledgement received, arbitration lost.

- Module enable/disable capability

- Free data format mode

1.2 Features Not Supported

The I2C module does not support:

- High-speed mode (Hs-mode)
- CBUS compatibility mode
2 Functional Overview

Each device connected to an I²C-bus, including any C6000 DSP connected to the bus with an I²C module, is recognized by a unique address. Each device can operate as either a transmitter or a receiver, depending on the function of the device. In addition, a device connected to the I²C-bus can also be considered as the master or the slave when performing data transfers. Note that a master device is the device that initiates a data transfer on the bus and generates the clock signals to permit that transfer. During this transfer, any device addressed by this master is considered a slave. The I²C module supports the multi-master mode, in which one or more devices capable of controlling an I²C-bus can be connected to the same I²C-bus.

For data communication, the I²C module has a serial data pin (SDA) and a serial clock pin (SCL), as shown in Figure 2. These two pins carry information between the C6000 device and other devices connected to the I²C-bus. The SDA and SCL pins both are bidirectional. They each must be connected to a positive supply voltage using a pull-up resistor. When the bus is free, both pins are high. The driver of these two pins has an open-drain configuration to perform the required wired-AND function.

The I²C module consists of the following primary blocks:

- A serial interface: one data pin (SDA) and one clock pin (SCL)
- Data registers to temporarily hold receive data and transmit data traveling between the SDA pin and the CPU or the EDMA controller
- Control and status registers
- A peripheral data bus interface to enable the CPU and the EDMA controller to access the I²C module registers
- A clock synchronizer to synchronize the I²C input clock (from the DSP clock generator) and the clock on the SCL pin, and to synchronize data transfers with masters of different clock speeds
- A prescaler to divide down the input clock that is driven to the I²C module
- A noise filter on each of the two pins, SDA and SCL
- An arbitrator to handle arbitration between the I²C module (when it is a master) and another master
- Interrupt generation logic, so that an interrupt can be sent to the CPU
- EDMA event generation logic, so that activity in the EDMA controller can be synchronized to data reception and data transmission in the I²C module
Figure 2 shows the four registers used for transmission and reception. The CPU or the EDMA controller writes data for transmission to I2CDXR and reads received data from I2CDRR. When the I2C module is configured as a transmitter, data written to I2CDXR is copied to I2CXSR and shifted out on the SDA pin one bit at a time. When the I2C module is configured as a receiver, received data is shifted into I2CRSR and then copied to I2CDRR.
3 Operational Details

3.1 Input and Output Voltage Levels

One clock pulse is generated by the master device for each data bit transferred. Due to a variety of different technology devices that can be connected to the \( \text{I}^2\text{C}\)-bus, the levels of logic 0 (low) and logic 1 (high) are not fixed and depend on the associated level of \( V_{\text{DD}} \). For details, see the device-specific datasheet.

3.2 Data Validity

The data on SDA must be stable during the high period of the clock (see Figure 3). The high or low state of the data line, SDA, can change only when the clock signal on SCL is low.

Figure 3. Bit Transfer on the \( \text{I}^2\text{C}\)-Bus

3.3 Operating Modes

The I2C module has four basic operating modes to support data transfers as a master and as a slave. See Table 1 for the names and descriptions of the modes.

If the I2C module is a master, it begins as a master-transmitter and, typically, transmits an address for a particular slave. When giving data to the slave, the I2C module must remain a master-transmitter. In order to receive data from a slave, the I2C module must be changed to the master-receiver mode.

If the I2C module is a slave, it begins as a slave-receiver and, typically, sends acknowledgement when it recognizes its slave address from a master. If the master will be sending data to the I2C module, the module must remain a slave-receiver. If the master has requested data from the I2C module, the module must be changed to the slave-transmitter mode.
## Operational Details

### Table 1. Operating Modes of the I2C Module

<table>
<thead>
<tr>
<th>Operating Mode</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Slave-receiver mode</td>
<td>The I2C module is a slave and receives data from a master. All slave modules begin in this mode. In this mode, serial data bits received on SDA are shifted in with the clock pulses that are generated by the master. As a slave, the I2C module does not generate the clock signal, but it can hold SCL low while the intervention of the DSP is required (RSTFULL = 1 in I2CSTR) after data has been received.</td>
</tr>
<tr>
<td>Slave-transmitter mode</td>
<td>The I2C module is a slave and transmits data to a master. This mode can only be entered from the slave-receiver mode; the I2C module must first receive a command from the master. When you are using any of the 7-bit/10-bit addressing formats, the I2C module enters its slave-transmitter mode if the slave address is the same as its own address (in I2COAR) and the master has transmitted R/W = 1. As a slave-transmitter, the I2C module then shifts the serial data out on SDA with the clock pulses that are generated by the master. While a slave, the I2C module does not generate the clock signal, but it can hold SCL low while the intervention of the DSP is required (XMT = 0 in I2CSTR) after data has been transmitted.</td>
</tr>
<tr>
<td>Master-receiver mode</td>
<td>The I2C module is a master and receives data from a slave. This mode can only be entered from the master-transmitter mode; the I2C module must first transmit a command to the slave. When you are using any of the 7-bit/10-bit addressing formats, the I2C module enters its master-receiver mode after transmitting the slave address and R/W = 1. Serial data bits on SDA are shifted into the I2C module with the clock pulses generated by the I2C module on SCL. The clock pulses are inhibited and SCL is held low when the intervention of the DSP is required (RSTFULL = 1 in I2CSTR) after data has been received.</td>
</tr>
<tr>
<td>Master-transmitter mode</td>
<td>The I2C module is a master and transmits control information and data to a slave. All master modules begin in this mode. In this mode, data assembled in any of the 7-bit/10-bit addressing formats is shifted out on SDA. The bit shifting is synchronized with the clock pulses generated by the I2C module on SCL. The clock pulses are inhibited and SCL is held low when the intervention of the DSP is required (XMT = 0 in I2CSTR) after data has been transmitted.</td>
</tr>
</tbody>
</table>
3.4 START and STOP Conditions

START and STOP conditions can be generated by the I2C module when the module is configured to be a master on the I2C-bus. As shown in Figure 4:

- The START condition is defined as a high-to-low transition on the SDA line while SCL is high. A master drives this condition to indicate the start of a data transfer.
- The STOP condition is defined as a low-to-high transition on the SDA line while SCL is high. A master drives this condition to indicate the end of a data transfer.

**Figure 4. I2C Module START and STOP Conditions**

![Diagram showing START and STOP conditions](image)

After a START condition and before a subsequent STOP condition, the I2C-bus is considered busy, and the bus busy (BB) bit of I2CSTR is 1. Between a STOP condition and the next START condition, the bus is considered free, and BB is 0.

For the I2C module to start a data transfer with a START condition, the master mode (MST) bit and the START condition (STT) bit in I2CMDR must both be 1. For the I2C module to end a data transfer with a STOP condition, the STOP condition (STP) bit must be set to 1. When BB is set to 1 and STT is set to 1, a repeated START condition is generated. For a description of I2CMDR (including the MST, STT, and STP bits), see section 8.9.
3.5  Serial Data Formats

Figure 5 shows an example of a data transfer on the I2C-bus. The I2C module supports 1-bit to 8-bit data values. Figure 5 is shown in an 8-bit data format (BC = 000 in I2CMDR). Each bit put on the SDA line equates to 1 pulse on the SCL line and the data is always transferred with the most-significant bit (MSB) first. The number of data values that can be transmitted or received is unrestricted; however, the transmitters and receivers must agree on the number of data values being transferred. The I2C module supports the following data formats.

- 7-bit addressing mode
- 10-bit addressing mode
- Free data format mode

Figure 5. I2C Module Data Transfer

![Diagram of I2C Module Data Transfer]

3.5.1 7-Bit Addressing Format

In the 7-bit addressing format (Figure 6), the first byte after a START condition (S) consists of a 7-bit slave address followed by a R/W bit. The R/W bit determines the direction of the data:

- R/W = 0: The master writes (transmits) data to the addressed slave.
- R/W = 1: The master reads (receives) data from the slave.

An extra clock cycle dedicated for acknowledgement (ACK) is inserted after the R/W bit. If the ACK bit is inserted by the slave, it is followed by \( n \) bits of data from the transmitter (master or slave, depending on the R/W bit). \( n \) is a number from 1 to 8 determined by the bit count (BC) bits of I2CMDR. After the data bits have been transferred, the receiver inserts an ACK bit.

To select the 7-bit addressing format, write 0 to the expanded address enable (XA) bit of I2CMDR.
3.5.2 10-Bit Addressing Format

The 10-bit addressing format (Figure 7) is like the 7-bit addressing format, but the master sends the slave address in two separate byte transfers. The first byte consists of 11110b, the two MSBs of the 10-bit slave address, and R/W = 0 (write). The second byte is the remaining 8 bits of the 10-bit slave address. The slave must send acknowledgement (ACK) after each of the two byte transfers. Once the master has written the second byte to the slave, the master can either write data or use a repeated START condition to change the data direction. (For more details about using 10-bit addressing, see the Philips Semiconductors I2C-bus specification.)

To select the 10-bit addressing format, write 1 to the XA bit of I2CMDR.

Figure 7. I2C Module 10-Bit Addressing Format With Master-Transmitter Writing to Slave-Receiver (FDF = 0, XA = 1 in I2CMDR)
3.5.3 Free Data Format

In the free data format (Figure 8), the first bits after a START condition (S) are a data word. An ACK bit is inserted after each data word, which can be from 1 to 8 bits, depending on BC of I2CMDR. No address or data-direction bit is sent. Therefore, the transmitter and the receiver must both support the free data format, and the direction of the data must be constant throughout the transfer.

To select the free data format, write 1 to the free data format (FDF) bit of I2CMDR.

Figure 8. I2C Module Free Data Format (FDF = 1 in I2CMDR)

<table>
<thead>
<tr>
<th>1</th>
<th>n</th>
<th>1</th>
<th>n</th>
<th>1</th>
<th>n</th>
<th>1</th>
<th>1</th>
</tr>
</thead>
<tbody>
<tr>
<td>S</td>
<td>Data</td>
<td>ACK</td>
<td>Data</td>
<td>ACK</td>
<td>Data</td>
<td>ACK</td>
<td>P</td>
</tr>
</tbody>
</table>

Note: \( n \) = The number of data bits (from 1 to 8) specified by the bit count (BC) field of I2CMDR.

3.5.4 Using a Repeated START Condition

The repeated START condition can be used with the 7-bit addressing, 10-bit addressing, and free data formats. The 7-bit addressing format using a repeated START condition (S) is shown in Figure 9. At the end of each data word, the master can drive another START condition. Using this capability, a master can transmit/receive any number of data words before driving a STOP condition. The length of a data word can be from 1 to 8 bits and is selected with BC of I2CMDR.

Figure 9. I2C Module 7-Bit Addressing Format With Repeated START Condition (FDF = 0, XA = 0 in I2CMDR)

<table>
<thead>
<tr>
<th>1</th>
<th>7</th>
<th>1</th>
<th>n</th>
<th>1</th>
<th>1</th>
<th>7</th>
<th>1</th>
<th>1</th>
<th>n</th>
<th>1</th>
<th>1</th>
</tr>
</thead>
<tbody>
<tr>
<td>S</td>
<td>Slave address</td>
<td>R/W</td>
<td>ACK</td>
<td>Data</td>
<td>ACK</td>
<td>S</td>
<td>Slave address</td>
<td>R/W</td>
<td>ACK</td>
<td>Data</td>
<td>ACK</td>
</tr>
</tbody>
</table>

Note: \( n \) = The number of data bits (from 1 to 8) specified by the bit count (BC) field of I2CMDR.
3.6 NACK Bit Generation

When the I2C module is a receiver (master or slave), it can acknowledge or ignore bits sent by the transmitter. To ignore any new bits, the I2C module must send a no-acknowledge (NACK) bit during the acknowledge cycle on the bus. Table 2 summarizes the various ways the I2C module sends a NACK bit.

Table 2. Ways to Generate a NACK Bit

<table>
<thead>
<tr>
<th>I2C Module Condition</th>
<th>Basic</th>
<th>Optional</th>
</tr>
</thead>
<tbody>
<tr>
<td>Slave-receiver mode</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Disable data transfers (STT = 0 in I2CSTR).</td>
<td></td>
<td>Set the NACKMOD bit of I2CMDR before the rising edge of the last data bit you intend to receive.</td>
</tr>
<tr>
<td>Allow an overrun condition (RSFULL = 1 in I2CSTR).</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset the module (IRS = 0 in I2CMDR).</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Master-receiver mode AND Repeat mode (RM = 1 in I2C MDR)</td>
<td></td>
<td>Set the NACKMOD bit of I2CMDR before the rising edge of the last data bit you intend to receive.</td>
</tr>
<tr>
<td>Generate a STOP condition (STOP = 1 in I2CMDR).</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset the module (IRS = 0 in I2CMDR).</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Master-receiver mode AND Nonrepeat mode (RM = 0 in I2C MDR)</td>
<td></td>
<td>Set the NACKMOD bit of I2CMDR before the rising edge of the last data bit you intend to receive.</td>
</tr>
<tr>
<td>If STP = 1 in I2CMDR, allow the internal data counter to count down to 0 and force a STOP condition.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>If STP = 0, make STP = 1 to generate a STOP condition.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset the module (IRS = 0 in I2CMDR).</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
3.7 Arbitration

If two or more master-transmitters simultaneously start a transmission on the same bus, an arbitration procedure is invoked. The arbitration procedure uses the data presented on the serial data bus (SDA) by the competing transmitters. Figure 10 illustrates the arbitration procedure between two devices. The first master-transmitter, which drives SDA high, is overruled by another master-transmitter that drives SDA low. The arbitration procedure gives priority to the device that transmits the serial data stream with the lowest binary value. Should two or more devices send identical first bytes, arbitration continues on the subsequent bytes.

If the I2C module is the losing master, it switches to the slave-receiver mode, sets the arbitration lost (AL) flag, and generates the arbitration-lost interrupt.

If during a serial transfer the arbitration procedure is still in progress when a repeated START condition or a STOP condition is transmitted to SDA, the master-transmitters involved must send the repeated START condition or the STOP condition at the same position in the format frame. Arbitration is not allowed between:

- A repeated START condition and a data bit
- A STOP condition and a data bit
- A repeated START condition and a STOP condition

Figure 10. Arbitration Procedure Between Two Master-Transmitters
### 3.8 Clock Generation

As shown in Figure 11, the DSP clock generator receives a signal from an external clock source and produces an **I2C input clock** with a programmed frequency. The I2C input clock can be equivalent to the CPU clock or it can be equivalent to the CPU clock divided by an integer, depending on the capabilities of the particular C6000 DSP. (See the device-specific datasheet for the I2C input clock generation). The clock is then divided twice more inside the I2C module to produce to the module clock and the master clock.

The **module clock** determines the frequency at which the I2C module operates. Figure 11 shows how this clock is generated. A programmable prescaler in the I2C module divides down the I2C input clock to produce the module clock. To specify the divide-down value, initialize the IPSC field of the I2C prescaler register, I2CPSC (described in section 8.11). The resulting frequency is:

\[
\text{module clock frequency} = \frac{\text{I2C input clock frequency}}{(\text{IPSC} + 1)}
\]

The prescaler must be initialized only while the I2C module is in the reset state (IRS = 0 in I2CMDR). The prescaled frequency takes effect only when IRS is changed to 1. Changing the IPSC value while IRS = 1 has no effect.

The **master clock** appears on the SCL pin when the I2C module is configured to be a master on the I2C-bus. This clock controls the timing of communication between the I2C module and a slave. As shown in Figure 11, a second clock divider in the I2C module divides down the module clock to produce the master clock. The clock divider uses ICCL value of I2CCLKL to divide down the low portion of the module clock signal and uses the ICCH value of I2CCLKH to divide down the high portion of the module clock signal, as described in section 8.4. The resulting frequency is:

\[
\text{master clock frequency} = \frac{\text{module clock frequency}}{(\text{ICCL} + 6) + (\text{ICCH} + 6)}
\]
3.9 Clock Synchronization

Under normal conditions, only one master device generates the clock signal, SCL. During the arbitration procedure, however, there are two or more masters and the clock must be synchronized so that the data output can be compared. Figure 12 illustrates the clock synchronization. The wired-AND property of SCL means that a device that first generates a low period on SCL (device #1) overrules the other devices. At this high-to-low transition, the clock generators of the other devices are forced to start their own low period. The SCL is held low by the device with the longest low period. The other devices that finish their low periods must wait for SCL to be released, before starting their high periods. A synchronized signal on SCL is obtained, where the slowest device determines the length of the low period and the fastest device determines the length of the high period.

If a device pulls down the clock line for a longer time, the result is that all clock generators must enter the wait state. In this way, a slave slows down a fast master and the slow device creates enough time to store a received data word or to prepare a data word to be transmitted.
The I2C module can generate the interrupt requests described in Table 3. Two of these requests indicate to the CPU when to write transmit data and when to read receive data. As shown in Figure 13, all requests are multiplexed through an arbiter to a single I2C interrupt request to the CPU. Each interrupt request has a flag bit in the status register (I2CSTR) and an enable bit in the interrupt enable register (I2CIER). When one of the specified events occurs, its flag bit is set. If the corresponding enable bit is 0, the interrupt request is blocked. If the enable bit is 1, the request is forwarded to the CPU as an I2C interrupt.

The I2C interrupt is one of the maskable interrupts of the CPU. As with any maskable interrupt request, if it is properly enabled in the CPU, the CPU executes the corresponding interrupt service routine (ISR). The ISR for the I2C interrupt can determine the interrupt source by reading the interrupt source register, I2CISR (described in section 8.10). Then the ISR can branch to the appropriate subroutine.

After the CPU reads I2CISR, the following events occur:

1) The flag for the source interrupt is cleared in I2CSTR. Exception: The ARDY, ICRRDY, and ICXRDY bits in I2CSTR are not cleared when I2CISR is read. To clear one of these bits, write a 1 to the corresponding bit.

2) The arbiter determines which of the remaining interrupt requests has the highest priority, writes the code for that interrupt to I2CISR, and forwards the interrupt request to the CPU.
Table 3. Descriptions of the I2C Interrupt Requests

<table>
<thead>
<tr>
<th>I2C Interrupt Request</th>
<th>Interrupt Source</th>
</tr>
</thead>
<tbody>
<tr>
<td>XRDYINT</td>
<td>Transmit ready condition: The data transmit register (I2CDXR) is ready to accept new data because the previous data has been copied from I2CDXR to the transmit shift register (I2CXSR). As an alternative to using XRDYINT, the CPU can poll the ICXRDY bit of I2CSTR (described in section 8.3).</td>
</tr>
<tr>
<td>RRDYINT</td>
<td>Receive ready condition: The data receive register (I2CDRR) is ready to be read because data has been copied from the receive shift register (I2CRSR) to I2CDRR. As an alternative to using RRDYINT, the CPU can poll the ICRRDY bit of I2CSTR (described in section 8.3).</td>
</tr>
<tr>
<td>ARDYINT</td>
<td>Register-access ready condition: The I2C module registers are ready to be accessed because the previously programmed address, data, and command values have been used. The specific events that generate ARDYINT are the same events that set the ARDY bit of I2CSTR (described in section 8.3). As an alternative to using ARDYINT, the CPU can poll the ARDY bit.</td>
</tr>
<tr>
<td>NACKINT</td>
<td>No-acknowledgement condition: The I2C module is configured as a master-transmitter and did not received acknowledgement from the slave-receiver. As an alternative to using NACKINT, the CPU can poll the NACK bit of I2CSTR (described in section 8.3).</td>
</tr>
<tr>
<td>ALINT</td>
<td>Arbitration-lost condition: The I2C module has lost an arbitration contest with another master-transmitter. As an alternative to using ALINT, the CPU can poll the AL bit of I2CSTR (described in section 8.3).</td>
</tr>
</tbody>
</table>

Figure 13. Enable Paths of I2C Interrupt Requests
5 EDMA Events Generated by the I2C Module

For the EDMA controller to handle transmit and receive data, the I2C module generates the following two EDMA events. Activity in EDMA channels can be synchronized to these events.

- Receive event (REVT): When receive data has been copied from the receive shift register (I2CRSR) to the data receive register (I2CDRR), the I2C module sends an REVT signal to the EDMA controller. In response, the EDMA controller can read the data from I2CDRR.

- Transmit event (XEVT): When transmit data has been copied from the data transmit register (I2CDXR) to the transmit shift register (I2CXSR), the I2C module sends an XEVT signal to the EDMA controller. In response, the EDMA controller can write the next transmit data value to I2CDXR.

6 Resetting/Disabling the I2C Module

The I2C module can be reset/disabled in two ways:

- Write 0 to the I2C reset bit (IRS) in the I2C mode register (I2CMDR). All status bits (in I2CSTR) are forced to their default values, and the I2C module remains disabled until IRS is changed to 1. The SDA and SCL pins are in the high-impedance state.

- Initiate a DSP reset by driving the RESET pin low. The entire DSP is reset and is held in the reset state until you drive the pin high. When RESET is released, all I2C module registers are reset to their default values. The IRS bit is forced to 0, which resets the I2C module. The I2C module stays in the reset state until you write 1 to IRS.

IRS must be 0 while you configure/reconfigure the I2C module. Forcing IRS to 0 can be used to save power and to clear error conditions.
7 Programming Guide

7.1 Main Program

7.1.1 State After Reset

1) Program the I2C prescaler register (I2CPSC) to obtain the desired module clock for the operation of the I2C module (see section 8.11). This value is to be calculated and is dependent on the CPU frequency.

2) Take the I2C module out of reset (IRS = 1).
   a) If using interrupt for transmit/receive data, enable the appropriate interrupt in I2CIER.
   b) If using the EDMA controller for transmit/receive data, enable the EDMA and program the EDMA controller.

7.1.2 Initialization Procedure

Configure the I2C mode register (I2CMDR) (see section 8.9).

7.1.3 Program Clock Control Registers (I2CCLKL and I2CCLKH)

Program the I2C module clock (I2CCLKL and I2CCLKH) to obtain the desired SCL clock timing (see section 8.4). These values are to be calculated and are dependent on the CPU frequency.

7.1.4 Configure Address Registers

1) Configure its own address register (I2COAR) (see section 8.1)

2) Configure the slave address register (I2CSAR) (see section 8.7)

7.1.5 Program Transmit Data Register (I2CDXR)

If in master-transmitter mode, program the data transmit register (I2CDXR) (see section 8.8).

7.1.6 Configure Status and Mode Register (I2CSTR)

Poll the bus busy (BB) bit in the I2C status register (I2CSTR), if it is cleared to 0 (bus not busy), configure START/STOP condition to initiate a transfer (see section 8.3).

7.1.7 Poll Receive Data

Poll the receive-data-ready interrupt flag bit (ICRRDY) in the I2C status register (I2CSTR), use the RRDY interrupt, or use the EDMA controller to read the receive data in the data receive register (I2CDRR).
7.1.8 Poll Transmit Data

Poll the transmit data ready interrupt flag bit (ICXRDY) in the I2C status register (I2CSTR), use the XRDY interrupt, or use the EDMA controller to write data into the data transmit register (I2CDXR).

7.2 Interrupt Subroutines

1) Test for arbitration lost and resolve accordingly.
2) Test for no-acknowledge and resolve accordingly.
3) Test for register access ready and resolve accordingly.
4) Test for receive data and resolve accordingly.
5) Test for transmit data and resolve accordingly.

7.3 Flow Diagrams

_Figure 14. Setup Procedure_
7.3.1 Bit Polling Methods to Control Data Flow

Figure 15. Using Bit Polling for Master-Transmitter Operation, Repeat Mode (RM = 1)

START is generated
Slave address is sent
New START is generated
STOP is generated
DATA is sent

Bus activities

<table>
<thead>
<tr>
<th>Expected Command</th>
<th>Expected I2CIER</th>
</tr>
</thead>
<tbody>
<tr>
<td>At the beginning, (STT,STP)=(1,0)</td>
<td>I2CIE=00000b</td>
</tr>
<tr>
<td>In the middle, (STT,STP)=(0,0)</td>
<td></td>
</tr>
<tr>
<td>At the end, (STT,STP)=(0,1)</td>
<td></td>
</tr>
</tbody>
</table>

1 Set appropriate values to every bit of I2CMDR. IRS bit should be set to 1 to take the I2C module out of reset condition. Setting IRS=1 and setting other mode bits can be done simultaneously.
2 Because RM=1, hardware counter does not run. Thus, software counter counts the number of the required transfer.
3 The I2C module goes into slave-receiver mode.
**Figure 16. Using Bit Polling for Master-Transmitter Operation, Nonrepeat Mode (RM = 0)**

Start

Read I2CSTR

Is bus free (BB=0)?

No

Write I2CMDR with 2E20h

Read I2CSTR

Is ACK returned (NACK=0)?

No

STT and STP are cleared to 0 by hardware

Yes

Can update the MMRs (ARDY=1)?

No

Send data being requested (ICXRDY=1)?

Yes

Write I2CDXR

No

Repurpose the MMRs

STT=1 (new start)?

No

Yes

End

The I2C module goes into slave-receiver mode

[EXPECTED COMMAND]
At the beginning, (STT,STP)=(1,0), (1,1)
In the middle, (STT,STP)=(0,0), (0,1)
At the end, (STT,STP)=(0,1)

[EXPECTED I2CIER]
I2CIER=00000b

Set appropriate values to every bit of I2CMDR. IRS bit should be set to 1 to take the I2C module out of reset condition. Setting IRS=1 and setting other mode bits can be done simultaneously.
Figure 17. Using Bit Polling for Master-Receiver Operation, Repeat Mode (RM = 1), Fixed Number of Data Words

1. Set appropriate values to every bit of I2CMDR. IRS bit should be set to 1 to take the I2C module out of reset condition. Setting IRS=1 and setting other mode bits can be done simultaneously.

2. Because RM=1, hardware counter does not run. Thus, software counter counts the number of the required transfer.

3. The I2C module goes into slave-receiver mode.

4. Set STP=1

[EXPECTED COMMAND]
At the beginning, (STT,STP)=(1,0)
In the middle, (STT,STP)=(0,0)
At the end, (STT,STP)=(0,1)

[EXPECTED I2CIER]
I2CIER=00000b
Figure 18. Using Bit Polling for Master-Receiver Operation, Repeat Mode (RM = 1),
Variable (Data-Dependent) Number of Data Words

Start

Read I2CSTR

Is bus free (BB=0)?

No

Yes

Write I2CMDR with 24A0h

Read I2CSTR

Is ACK returned (NACK=0)?

No

STT and STP are cleared to 0 by hardware

Yes

Reprogram the MMRs

STT=1 (new start)

No

No

STP=1

Yes

Yes

End

Read I2CDRR

Is received data in I2CDRR (ICRRDY=1)?

Yes

Read I2CDRR

End code?

No

No

Yes

Yes

Reprogram the MMRs

[EXPECTED COMMAND]
At the beginning, (STT,STP)=(1,0)
In the middle, (STT,STP)=(0,0)
At the end, (STT,STP)=(0,1)

[EXPECTED I2CIER]
I2CIER=00000b

1 Set appropriate values to every bit of I2CMDR. IRS bit should be set to 1 to take the I2C module out of reset condition. Setting IRS=1 and setting other mode bits can be done simultaneously.

2 Dummy read. The contents of this read data has no meaning.

3 The I2C module goes into slave-receiver mode.
Figure 19. Using Bit Polling for Master-Receiver Operation, Nonrepeat Mode (RM = 0)

Start

Read I2CSTR

Is bus free (BB=0)?

Yes

Write I2CMDR with 2C20h

Read I2CSTR

Is ACK returned (NACK=0)?

No

STT and STP are cleared to 0 by hardware

Reprogram the MMRs

STT=1 (new start)?

Yes

Read I2CDRR

No

Can update the MMRs (ARDY=1)?

No

Is received data in I2CDRR (ICRRDY=1)?

No

Read I2CDRR

Yes

The last received data is still in I2CDRR and it has not been read.

The I2C module goes into slave-receiver mode

End

[EXPECTED COMMAND]
At the beginning, (STT,STP)=(1,0), (1,1)
In the middle, (STT,STP)=(0,0), (0,1)
At the end, (STT,STP)=(0,1)

[EXPECTED I2CIER]
I2CIER=00000b

Set appropriate values to every bit of I2CMDR. IRS bit should be set to 1 to take the I2C module out of reset condition. Setting IRS=1 and setting other mode bits can be done simultaneously.

At the beginning, (STT,STP)=(1,0), (1,1)
In the middle, (STT,STP)=(0,0), (0,1)
At the end, (STT,STP)=(0,1)

The I2C module goes into slave-receiver mode (ICRRDY=1) data in I2CDRR received?
Figure 20. Using Bit Polling for Slave-Transmitter/Receiver Operation, Repeat Mode (RM = 1)

Start

Read I2CSTR

No

Read I2CDRR

Yes

Write I2CDXR

Write data (ICXRDY=1) ?

Yes

Read data (ICRRDY=1) ?

No

[EXPECTED I2CIER] I2CIER=00000b

No

Yes

Read I2CDRR

Write I2CDXR
7.3.2 Interrupts Methods to Control Data Flow

Figure 21. Using Interrupts for Master-Transmitter Operation, Nonrepeat Mode (RM = 0)

Start

Read I2CSTR

Is bus free (BB=0)?

No

Yes

Write I2CMDR with 2E20h

[EXPECTED COMMAND]
At the beginning:
(STT,STP)=(1,0), (1,1)
In the middle:
(STT,STP)=(0,0), (0,1)
At the end:
(STT,STP)=(0,1)

[EXPECTED I2CIER]
I2CIER=11111b

Set appropriate values to every bit of I2CMDR. IRS bit should be set to 1 to take the I2C module out of reset condition. Setting IRS=1 and setting other mode bits can be done simultaneously.

Is interrupt received?

No

Yes

Read I2CISR

Is ACK returned (NACK=0)?

Yes

Are n words transferred (ARDY=1)?

No

Yes

STT and STP are cleared to 0 by hardware

Reprogram the MMRs

STT=1 (new start)?

No

Yes

The I2C module goes into slave-receiver mode

No

Yes

Are send data being requested (ICXRDY=1)?

No

Yes

Write I2CDXR

End
Figure 22. Using Interrupts for Master-Receiver Operation, Nonrepeat Mode (RM = 0)

Start

Read I2CSTR

Is bus free (BB=0) ?

No

Write I2CMDR with 2C20h

Yes

Is interrupt received ?

No

Read I2CISR

Is ACK returned (NACK=0) ?

Yes

Are n words transferred (ARDY=1) ?

No

STT and STP are cleared to 0 by hardware

Yes

Reprogram the MMRs

STT=1 (new start) ?

No

STP=1 ?

No

End

Yes

The I2C module goes into slave-receiver mode

No

No

Yes

Read I2CDRR

Are received data in I2CDDR (ICRDDY=1) ?

No

Yes

Set appropriate values to every bit of I2CMDR. IRS bit should be set to 1 to take the I2C module out of reset condition. Setting IRS=1 and setting other mode bits can be done simultaneously.

[EXPECTED COMMAND]
At the beginning,
(STT,STP)=(1,0), (1,1)
In the middle,
(STT,STP)=(0,0), (0,1)
At the end,
(STT,STP)=(0,1)

[EXPECTED I2CIER]
I2CIER=1111b
Figure 23. **Using Interrupts for Master-Transmitter/Receiver Operation, Repeat Mode (RM = 1)**

- **Start**
- Read I2CSTR
- Is bus free (BB=0)?
  - No
  - Write I2CMDR with 25A0h
  - Is interrupt received?
    - Yes
    - Read I2CISR
    - Are n words transferred (ARDY=1)?
      - Yes
      - STT and STP are cleared to 0 by hardware
      - Reprogram the MMRs
      - STT=1 (new start)?
        - Yes
        - End
        - The I2C module goes into slave-receiver mode
        - STP=1?
          - Yes
          - Read I2CDRR
          - Write I2CDXR
          - Set appropriate values to every bit of I2CMDR.
          - IRS bit should be set to 1 to take the I2C module out of reset condition. Setting IRS=1 and setting other mode bits can be done simultaneously.
          - [EXPECTED COMMAND]
          - At the beginning, (STT,STP)=(1,0)
          - In the middle, (STT,STP)=(0,0)
          - At the end, (STT,STP)=(0,1)
          - [EXPECTED I2CIER]
          - I2CIER=00111b
          - I2CIER=1111b after arbitration lost

- No
  - [EXPECTED COMMAND]
  - At the beginning, (STT,STP)=(1,0)
  - In the middle, (STT,STP)=(0,0)
  - At the end, (STT,STP)=(0,1)
  - [EXPECTED I2CIER]
  - I2CIER=00111b
  - I2CIER=1111b after arbitration lost

- Yes
  - Set appropriate values to every bit of I2CMDR.
  - IRS bit should be set to 1 to take the I2C module out of reset condition. Setting IRS=1 and setting other mode bits can be done simultaneously.

- No
  - Write I2CDXR
  - Read I2CDRR
  - Are n words transferred (ARDY=1)?
    - Yes
    - STT and STP are cleared to 0 by hardware
    - Reprogram the MMRs
    - STT=1 (new start)?
      - Yes
      - End
      - The I2C module goes into slave-receiver mode
      - STP=1?
        - Yes
        - Read I2CDRR
        - Write I2CDXR
        - Set appropriate values to every bit of I2CMDR.
        - IRS bit should be set to 1 to take the I2C module out of reset condition. Setting IRS=1 and setting other mode bits can be done simultaneously.
        - [EXPECTED COMMAND]
        - At the beginning, (STT,STP)=(1,0)
        - In the middle, (STT,STP)=(0,0)
        - At the end, (STT,STP)=(0,1)
        - [EXPECTED I2CIER]
        - I2CIER=00111b
        - I2CIER=1111b after arbitration lost

- No
  - Write I2CDXR
  - Read I2CDRR
  - Are n words transferred (ARDY=1)?
    - Yes
    - STT and STP are cleared to 0 by hardware
    - Reprogram the MMRs
    - STT=1 (new start)?
      - Yes
      - End
      - The I2C module goes into slave-receiver mode
      - STP=1?
        - Yes
        - Read I2CDRR
        - Write I2CDXR
        - Set appropriate values to every bit of I2CMDR.
        - IRS bit should be set to 1 to take the I2C module out of reset condition. Setting IRS=1 and setting other mode bits can be done simultaneously.
        - [EXPECTED COMMAND]
        - At the beginning, (STT,STP)=(1,0)
        - In the middle, (STT,STP)=(0,0)
        - At the end, (STT,STP)=(0,1)
        - [EXPECTED I2CIER]
        - I2CIER=00111b
        - I2CIER=1111b after arbitration lost

- No
  - Write I2CDXR
  - Read I2CDRR
  - Are n words transferred (ARDY=1)?
    - Yes
    - STT and STP are cleared to 0 by hardware
    - Reprogram the MMRs
    - STT=1 (new start)?
      - Yes
      - End
      - The I2C module goes into slave-receiver mode
      - STP=1?
        - Yes
        - Read I2CDRR
        - Write I2CDXR
        - Set appropriate values to every bit of I2CMDR.
        - IRS bit should be set to 1 to take the I2C module out of reset condition. Setting IRS=1 and setting other mode bits can be done simultaneously.
        - [EXPECTED COMMAND]
        - At the beginning, (STT,STP)=(1,0)
        - In the middle, (STT,STP)=(0,0)
        - At the end, (STT,STP)=(0,1)
        - [EXPECTED I2CIER]
        - I2CIER=00111b
        - I2CIER=1111b after arbitration lost

- No
  - Write I2CDXR
  - Read I2CDRR
  - Are n words transferred (ARDY=1)?
    - Yes
    - STT and STP are cleared to 0 by hardware
    - Reprogram the MMRs
    - STT=1 (new start)?
      - Yes
      - End
      - The I2C module goes into slave-receiver mode
      - STP=1?
        - Yes
        - Read I2CDRR
        - Write I2CDXR
        - Set appropriate values to every bit of I2CMDR.
        - IRS bit should be set to 1 to take the I2C module out of reset condition. Setting IRS=1 and setting other mode bits can be done simultaneously.
        - [EXPECTED COMMAND]
        - At the beginning, (STT,STP)=(1,0)
        - In the middle, (STT,STP)=(0,0)
        - At the end, (STT,STP)=(0,1)
        - [EXPECTED I2CIER]
        - I2CIER=00111b
        - I2CIER=1111b after arbitration lost

- No
  - Write I2CDXR
  - Read I2CDRR
  - Are n words transferred (ARDY=1)?
    - Yes
    - STT and STP are cleared to 0 by hardware
    - Reprogram the MMRs
    - STT=1 (new start)?
      - Yes
      - End
      - The I2C module goes into slave-receiver mode
      - STP=1?
        - Yes
        - Read I2CDRR
        - Write I2CDXR
        - Set appropriate values to every bit of I2CMDR.
        - IRS bit should be set to 1 to take the I2C module out of reset condition. Setting IRS=1 and setting other mode bits can be done simultaneously.
        - [EXPECTED COMMAND]
        - At the beginning, (STT,STP)=(1,0)
        - In the middle, (STT,STP)=(0,0)
        - At the end, (STT,STP)=(0,1)
        - [EXPECTED I2CIER]
        - I2CIER=00111b
        - I2CIER=1111b after arbitration lost

- No
  - Write I2CDXR
  - Read I2CDRR
  - Are n words transferred (ARDY=1)?
    - Yes
    - STT and STP are cleared to 0 by hardware
    - Reprogram the MMRs
    - STT=1 (new start)?
      - Yes
      - End
      - The I2C module goes into slave-receiver mode
      - STP=1?
        - Yes
        - Read I2CDRR
        - Write I2CDXR
        - Set appropriate values to every bit of I2CMDR.
        - IRS bit should be set to 1 to take the I2C module out of reset condition. Setting IRS=1 and setting other mode bits can be done simultaneously.
        - [EXPECTED COMMAND]
        - At the beginning, (STT,STP)=(1,0)
        - In the middle, (STT,STP)=(0,0)
        - At the end, (STT,STP)=(0,1)
        - [EXPECTED I2CIER]
        - I2CIER=00111b
        - I2CIER=1111b after arbitration lost

- No
  - Write I2CDXR
  - Read I2CDRR
  - Are n words transferred (ARDY=1)?
    - Yes
    - STT and STP are cleared to 0 by hardware
    - Reprogram the MMRs
    - STT=1 (new start)?
      - Yes
      - End
      - The I2C module goes into slave-receiver mode
      - STP=1?
        - Yes
        - Read I2CDRR
        - Write I2CDXR
        - Set appropriate values to every bit of I2CMDR.
        - IRS bit should be set to 1 to take the I2C module out of reset condition. Setting IRS=1 and setting other mode bits can be done simultaneously.
        - [EXPECTED COMMAND]
        - At the beginning, (STT,STP)=(1,0)
        - In the middle, (STT,STP)=(0,0)
        - At the end, (STT,STP)=(0,1)
        - [EXPECTED I2CIER]
        - I2CIER=00111b
        - I2CIER=1111b after arbitration lost
Figure 24. Using Interrupts for Slave-Transmitter/Receiver Operation, Repeat Mode (RM = 1)

Start

Is interrupt received?

Yes

Read I2CISR

No

Write I2CDXR

Write (I2CISR=101b)

Yes

Read I2CDRR

Read (I2CISR=100b)

No

[EXPECTED I2CIER]
I2CIER=11111b
7.3.3  EDMA Event Methods to Control Data Flow

**Figure 25.** Using EDMA Events for Master-Transmitter Operation, Nonrepeat Mode (RM = 0)

Start

- Read I2CSTR
  - Is bus free (BB=0)?
    - No: Write I2CMDR with 2E20h
    - Yes: Set appropriate values to every bit of I2CMDR. IRS bit should be set to 1 to take the I2C module out of reset condition. Setting IRS=1 and setting other mode bits can be done simultaneously.

- Write I2CMDR with 2E20h

[EXPECTED COMMAND]
At the beginning,
(STT,STP)=(1,0), (1,1),
In the middle,
(STT,STP)=(0,0), (0,1)
At the end,
(STT,STP)=(0,1)

[EXPECTED I2CIER]
I2CIER=00111b

- Is I2C interrupt received?
  - No: Take necessary actions
  - Yes: Read I2CISR

- Is ACK returned (NACK=0)?
  - No: STT and STP are cleared to 0 by hardware
  - Yes: Reprogram the MMRs

- Are n words transferred (ARDY=1)?
  - No:
    - No: STT=1 (new start)?
      - Yes: The I2C module goes into slave-receiver mode
      - No: STP?
        - Yes: End
        - No:
          - No: STP?
            - Yes: End
      - No: STT=1 (new start)?
        - Yes: The I2C module goes into slave-receiver mode
        - No: STP?
          - Yes: End
          - No: STT=1 (new start)?
Figure 26. **Using EDMA Events for Master-Receiver Operation, Nonrepeat Mode (RM = 0)**

Start

- Read I2CSTR

  - Is bus free (BB=0)?
    - No
    - Write I2CMDR with 2C20h
      - In the middle, (STT,STP)=(0,0), (0,1)
      - At the end, (STT,STP)=(0,1)

  - Yes
    - Set appropriate values to every bit of I2CMDR.
    - IRS bit should be set to 1 to take the I2C module out of reset condition. Setting IRS=1 and setting other mode bits can be done simultaneously.

- Are n words transferred (ARDY=1)?
  - No
  - STT and STP are cleared to 0 by hardware
  - Reprogram the MMRs
    - STT=1 (new start)
      - No
      - STP=1?
        - No
        - Yes
          - The I2C module goes into slave-receiver mode
  - Yes
    - Take necessary actions
  - Yes
    - Is EDMA interrupt received?
      - No
        - Is I2C interrupt received?
          - Yes
            - Read I2CISR
          - No
            - Yes
              - Are n words transferred (ARDY=1)?
                - No
                  - Yes
                    - The I2C module goes into slave-receiver mode
                - Yes
                  - Take necessary actions

  - Yes
    - Is EDMA interrupt received?
      - Yes
        - Take necessary actions
      - No
        - Yes
          - Is I2C interrupt received?
            - Yes
              - Read I2CISR
            - No
              - Yes
                - Is ACK returned (NACK=0)?
                  - Yes
                    - Take necessary actions
                  - No
                    - Yes
                      - The I2C module goes into slave-receiver mode
                  - No
                    - Yes
                      - The I2C module goes into slave-receiver mode
        - No
          - Take necessary actions
8 Registers

Table 4 lists the I2C module registers. All but the data registers (I2CRSR and I2CXSR) are accessible to the CPU. See the device-specific datasheet for the memory address of these registers.

Table 4. I2C Module Registers

<table>
<thead>
<tr>
<th>Acronym</th>
<th>Register Name</th>
<th>Address Offset (hex)</th>
<th>Section</th>
</tr>
</thead>
<tbody>
<tr>
<td>I2COAR</td>
<td>I2C own address register</td>
<td>00</td>
<td>8.1</td>
</tr>
<tr>
<td>I2CIER</td>
<td>I2C interrupt enable register</td>
<td>04</td>
<td>8.2</td>
</tr>
<tr>
<td>I2CSTR</td>
<td>I2C status register</td>
<td>08</td>
<td>8.3</td>
</tr>
<tr>
<td>I2CCLKL</td>
<td>I2C clock low-time divider register</td>
<td>0C</td>
<td>8.4</td>
</tr>
<tr>
<td>I2CCLKH</td>
<td>I2C clock high-time divider register</td>
<td>10</td>
<td>8.4</td>
</tr>
<tr>
<td>I2CCNT</td>
<td>I2C data count register</td>
<td>14</td>
<td>8.5</td>
</tr>
<tr>
<td>I2CDRR</td>
<td>I2C data receive register</td>
<td>18</td>
<td>8.6</td>
</tr>
<tr>
<td>I2CSAR</td>
<td>I2C slave address register</td>
<td>1C</td>
<td>8.7</td>
</tr>
<tr>
<td>I2CDXR</td>
<td>I2C data transmit register</td>
<td>20</td>
<td>8.8</td>
</tr>
<tr>
<td>I2CMDR</td>
<td>I2C mode register</td>
<td>24</td>
<td>8.9</td>
</tr>
<tr>
<td>I2CISR</td>
<td>I2C interrupt source register</td>
<td>28</td>
<td>8.10</td>
</tr>
<tr>
<td>I2CPSC</td>
<td>I2C prescaler register</td>
<td>30</td>
<td>8.11</td>
</tr>
<tr>
<td>I2CPID1</td>
<td>I2C peripheral identification register 1</td>
<td>—</td>
<td>8.12</td>
</tr>
<tr>
<td>I2CPID2</td>
<td>I2C peripheral identification register 2</td>
<td>—</td>
<td>8.12</td>
</tr>
<tr>
<td>I2CRSR</td>
<td>I2C receive shift register (not accessible to the CPU or EDMA)</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>I2CXSR</td>
<td>I2C transmit shift register (not accessible to the CPU or EDMA)</td>
<td>—</td>
<td>—</td>
</tr>
</tbody>
</table>
8.1 I2C Own Address Register (I2COAR)

The I2C own address register (I2COAR) is a 32-bit register mapped used to specify its own slave address, which distinguishes it from other slaves connected to the I2C-bus. If the 7-bit addressing mode is selected (XA = 0 in I2CMDR), only bits 6–0 are used; bits 9–7 are ignored. The I2COAR is shown in Figure 27 and described in Table 5.

Figure 27. I2C Own Address Register (I2COAR)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>symval†</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–10</td>
<td>Reserved</td>
<td>–</td>
<td>0</td>
<td>These reserved bit locations are always read as zeros. A value written to this field has no effect.</td>
</tr>
<tr>
<td>9–0</td>
<td>A</td>
<td>OF(value)</td>
<td></td>
<td>In 7-bit addressing mode (XA = 0 in I2CMDR):</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>00h–7Fh</td>
<td>Bits 6–0 provide the 7-bit slave address of the I2C module. Bits 9–7 are ignored.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>In 10-bit addressing mode (XA = 1 in I2CMDR):</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>000h–3FFh</td>
<td>Bits 9–0 provide the 10-bit slave address of the I2C module.</td>
</tr>
</tbody>
</table>

† For CSL C macro implementation, use the notation I2C_I2COAR_A_symval
8.2 I2C Interrupt Enable Register (I2CIER)

The I2C interrupt enable register (I2CIER) is used by the CPU to individually enable or disable I2C interrupt requests. The I2CIER is shown in Figure 28 and described Table 6.

Figure 28. I2C Interrupt Enable Register (I2CIER)

<table>
<thead>
<tr>
<th>Bit</th>
<th>field</th>
<th>symval</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–5</td>
<td>Reserved</td>
<td>–</td>
<td>0</td>
<td>These reserved bit locations are always read as zeros. A value written to this field has no effect.</td>
</tr>
<tr>
<td>4</td>
<td>ICXRDY</td>
<td>–</td>
<td>0</td>
<td>Transmit-data-ready interrupt enable bit.</td>
</tr>
<tr>
<td></td>
<td>MSK</td>
<td></td>
<td>0</td>
<td>Interrupt request is disabled.</td>
</tr>
<tr>
<td></td>
<td>UNMSK</td>
<td></td>
<td>1</td>
<td>Interrupt request is enabled.</td>
</tr>
<tr>
<td>3</td>
<td>ICRRDY</td>
<td>–</td>
<td>0</td>
<td>Receive-data-ready interrupt enable bit.</td>
</tr>
<tr>
<td></td>
<td>MSK</td>
<td></td>
<td>0</td>
<td>Interrupt request is disabled.</td>
</tr>
<tr>
<td></td>
<td>UNMSK</td>
<td></td>
<td>1</td>
<td>Interrupt request is enabled.</td>
</tr>
<tr>
<td>2</td>
<td>ARDY</td>
<td>–</td>
<td>0</td>
<td>Register-access-ready interrupt enable bit.</td>
</tr>
<tr>
<td></td>
<td>MSK</td>
<td></td>
<td>0</td>
<td>Interrupt request is disabled.</td>
</tr>
<tr>
<td></td>
<td>UNMSK</td>
<td></td>
<td>1</td>
<td>Interrupt request is enabled.</td>
</tr>
<tr>
<td>1</td>
<td>NACK</td>
<td>–</td>
<td>0</td>
<td>No-acknowledgement interrupt enable bit.</td>
</tr>
<tr>
<td></td>
<td>MSK</td>
<td></td>
<td>0</td>
<td>Interrupt request is disabled.</td>
</tr>
<tr>
<td></td>
<td>UNMSK</td>
<td></td>
<td>1</td>
<td>Interrupt request is enabled.</td>
</tr>
</tbody>
</table>

For CSL C macro implementation, use the notation I2C_I2CIER_field_symval
Table 6. I2C Interrupt Enable Register (I2CIER) Field Descriptions (Continued)

<table>
<thead>
<tr>
<th>Bit</th>
<th>field†</th>
<th>symval†</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>AL</td>
<td>0</td>
<td>0x0</td>
<td>Arbitration-lost interrupt enable bit</td>
</tr>
<tr>
<td></td>
<td>MSK</td>
<td>0</td>
<td></td>
<td>Interrupt request is disabled.</td>
</tr>
<tr>
<td></td>
<td>UNMSK</td>
<td>1</td>
<td></td>
<td>Interrupt request is enabled.</td>
</tr>
</tbody>
</table>

† For CSL C macro implementation, use the notation I2C_I2CIER_field_symval

8.3 I2C Status Register (I2CSTR)

The I2C status register (I2CSTR) is used by the CPU to determine which interrupt has occurred and to read status information. The I2CSTR is shown in Figure 29 and described in Table 7.

Figure 29. I2C Status Register (I2CSTR)

Legend:  
R = Read; W1C = Write 1 to clear (writing 0 has no effect); -n = value after reset
### Table 7. I2C Status Register (I2CSTR) Field Descriptions

<table>
<thead>
<tr>
<th>Bit</th>
<th>field†</th>
<th>symval†</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–14</td>
<td>Reserved</td>
<td>–</td>
<td>0</td>
<td>These reserved bit locations are always read as zeros. A value written to this field has no effect.</td>
</tr>
<tr>
<td>13</td>
<td>NACKSNT</td>
<td></td>
<td></td>
<td>NACK sent bit is used when the I2C module is in the receiver mode. One instance in which NACKSNT is affected is when the NACK mode is used (see the description for NACKMOD in section 8.9).</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>NONE</td>
<td>NACK is not sent. NACKSNT bit is cleared by any one of the following events:</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>- It is manually cleared. To clear this bit, write a 1 to it.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>- The I2C module is reset (either when 0 is written to the IRS bit of I2CMDR or when the whole DSP is reset).</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>INT</td>
<td>NACK is sent: A no-acknowledge bit was sent during the acknowledge cycle on the I2C-bus.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>CLR</td>
<td></td>
</tr>
<tr>
<td>12</td>
<td>BB</td>
<td></td>
<td>NONE</td>
<td>Bus is free. BB is cleared by any one of the following events:</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>- The I2C module receives or transmits a STOP bit (bus free).</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>- BB is manually cleared. To clear this bit, write a 1 to it.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>INT</td>
<td>Bus is busy: The I2C module has received or transmitted a START bit on the bus.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>CLR</td>
<td></td>
</tr>
<tr>
<td>11</td>
<td>RSFULL</td>
<td></td>
<td>NONE</td>
<td>No overrun is detected. RSFULL is cleared by any one of the following events:</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>- I2CDRR is read.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>- The I2C module is reset.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>INT</td>
<td>Overrun is detected.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>CLR</td>
<td></td>
</tr>
</tbody>
</table>

† For CSL C macro implementation, use the notation `I2C_I2CSTR_field_symval`
Table 7.  I2C Status Register (I2CSTR) Field Descriptions (Continued)

<table>
<thead>
<tr>
<th>Bit</th>
<th>field†</th>
<th>symval†</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>10</td>
<td>XSMT</td>
<td></td>
<td>0</td>
<td>Underflow is detected.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>1</td>
<td>No underflow is detected. XSMT is set by one of the following events:</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>- Data is written to I2CDXR.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>- The I2C module is reset.</td>
</tr>
<tr>
<td>9</td>
<td>AAS</td>
<td></td>
<td>0</td>
<td>The AAS bit has been cleared by a repeated START condition or by a STOP condition.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>1</td>
<td>The I2C module has recognized its own slave address or an address of all zeros (general call). The AAS bit is also set if the first data word has been received in the free data format (FDF = 1 in I2CMDR).</td>
</tr>
<tr>
<td>8</td>
<td>AD0</td>
<td></td>
<td>0</td>
<td>AD0 has been cleared by a START or STOP condition.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>1</td>
<td>An address of all zeros (general call) is detected.</td>
</tr>
<tr>
<td>7–5</td>
<td>Reserved</td>
<td>-</td>
<td>0</td>
<td>These reserved bit locations are always read as zeros. A value written to this field has no effect.</td>
</tr>
</tbody>
</table>

† For CSL C macro implementation, use the notation I2C_I2CSTR_field_symval
**Table 7. I2C Status Register (I2CSTR) Field Descriptions (Continued)**

<table>
<thead>
<tr>
<th>Bit</th>
<th><em>field</em>†</th>
<th><em>symval</em>†</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>4</td>
<td>ICXRDY</td>
<td></td>
<td></td>
<td>Transmit-data-ready interrupt flag bit. ICXRDY indicates that the data transmit register (I2CDXR) is ready to accept new data because the previous data has been copied from I2CDXR to the transmit shift register (I2CXSR). The CPU can poll ICXRDY or use the XRDY interrupt request (see section 4).</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>NONE 0</td>
<td>I2CDXR is not ready. ICXRDY is cleared by one of the following events:</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>- Data is written to I2CDXR.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>- ICXRDY is manually cleared. To clear this bit, write a 1 to it.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>INT CLR</td>
<td>I2CDXR is ready: Data has been copied from I2CDXR to I2CXSR.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>ICXRDY is forced to 1 when the I2C module is reset.</td>
</tr>
<tr>
<td>3</td>
<td>ICRRDY</td>
<td></td>
<td></td>
<td>Receive-data-ready interrupt flag bit. ICRRDY indicates that the data receive register (I2CDRR) is ready to be read because data has been copied from the receive shift register (I2CRSR) to I2CDRR. The CPU can poll ICRRDY or use the RRDY interrupt request (see section 4).</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>NONE 0</td>
<td>I2CDRR is not ready. ICRRDY is cleared by any one of the following events:</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>- I2CDRR is read.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>- ICRRDY is manually cleared. To clear this bit, write a 1 to it.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>- The I2C module is reset.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>INT CLR</td>
<td>I2CDRR is ready: Data has been copied from I2CRSR to I2CDRR.</td>
</tr>
</tbody>
</table>

† For CSL C macro implementation, use the notation I2C_I2CSTR_field_symval
Table 7. I2C Status Register (I2CSTR) Field Descriptions (Continued)

<table>
<thead>
<tr>
<th>Bit</th>
<th>field†</th>
<th>symval†</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>2</td>
<td>ARDY</td>
<td></td>
<td>0</td>
<td>NONE 0 The registers are not ready to be accessed. ARDY is cleared by any one of the following events:</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Yes The I2C module starts using the current register contents.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Yes ARDY is manually cleared. To clear this bit, write a 1 to it.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Yes The I2C module is reset.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>1</td>
<td>INT 1 The registers are ready to be accessed.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>CLR In the nonrepeat mode (RM = 0 in I2CMODR): If STP = 0 in I2CMODR, the ARDY bit is set when the internal data counter counts down to 0. If STP = 1, ARDY is not affected (instead, the I2C module generates a STOP condition when the counter reaches 0).</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>In the repeat mode (RM = 1): ARDY is set at the end of each data word transmitted from I2CDXR.</td>
</tr>
<tr>
<td>1</td>
<td>NACK</td>
<td></td>
<td>0</td>
<td>NONE 0 ACK received/NACK is not received. This bit is cleared by any one of the following events:</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Yes An acknowledge bit (ACK) has been sent by the receiver.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Yes NACK is manually cleared. To clear this bit, write a 1 to it.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Yes The CPU reads the interrupt source register (I2CISR) when the register contains the code for a NACK interrupt.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>1</td>
<td>INT 1 NACK bit is received. The hardware detects that a no-acknowledge (NACK) bit has been received.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>CLR Note: While the I2C module performs a general call transfer, NACK is 1, even if one or more slaves send acknowledgement.</td>
</tr>
</tbody>
</table>

† For CSL C macro implementation, use the notation I2C_I2CSTR_field_symval
### Table 7. I2C Status Register (I2CSTR) Field Descriptions (Continued)

<table>
<thead>
<tr>
<th>Bit</th>
<th>field†</th>
<th>symval†</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>AL</td>
<td></td>
<td>0</td>
<td>Arbitration-lost interrupt flag bit (only applicable when the I2C module is a master-transmitter). AL primarily indicates when the I2C module has lost an arbitration contest with another master-transmitter. The CPU can poll AL or use the AL interrupt request (see section 4).</td>
</tr>
<tr>
<td></td>
<td>NONE</td>
<td>0</td>
<td></td>
<td>Arbitration is not lost. AL is cleared by any one of the following events:</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>- AL is manually cleared. To clear this bit, write a 1 to it.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>- The CPU reads the interrupt source register (I2CISR) when the register contains the code for an AL interrupt.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>NONE</td>
<td>- The I2C module is reset.</td>
</tr>
<tr>
<td></td>
<td>INT</td>
<td>1</td>
<td></td>
<td>Arbitration is lost. AL is set by any one of the following events:</td>
</tr>
<tr>
<td></td>
<td>CLR</td>
<td></td>
<td></td>
<td>- The I2C module attempts to start a transfer while the BB (bus busy) bit is set to 1.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>When AL becomes 1, the MST and STP bits of I2CMDR are cleared, and the I2C module becomes a slave-receiver.</td>
</tr>
</tbody>
</table>

† For CSL C macro implementation, use the notation I2C_I2CSTR_field_symval
8.4 I2C Clock Divider Registers (I2CCLKL and I2CCLKH)

As explained in section 3.8, when the I2C module is a master, the module clock is divided down for use as the master clock on the SCL pin. As shown in Figure 30, the shape of the master clock depends on two divide-down values:

- ICCL in I2CCLKL (shown in Figure 31 and described in Table 8). For each master clock cycle, ICCL determines the amount of time the signal is low.
- ICCH in I2CCLKH (shown in Figure 32 and described in Table 9). For each master clock cycle, ICCH determines the amount of time the signal is high.

The frequency of the master clock can be calculated as:

\[
\text{master clock frequency} = \frac{\text{module clock frequency}}{\left( \frac{\text{ICCL}}{6} + \frac{\text{ICCH}}{6} \right)}
\]

Figure 30. Roles of the Clock Divide-Down Values (ICCL and ICCH)

- High-time duration: \( T_{\text{mod}} \times (\text{ICCH} + 6) \)
- High-time duration: \( T_{\text{mod}} \times (\text{ICCH} + 6) \)
- Low-time duration: \( T_{\text{mod}} \times (\text{ICCL} + 6) \)
- Low-time duration: \( T_{\text{mod}} \times (\text{ICCL} + 6) \)

\( T_{\text{mod}} = \text{module clock period} = \frac{1}{\text{module clock frequency}} \)
Figure 31.  I2C Clock Low-Time Divider Register (I2CCLKL)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>symval</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–16</td>
<td>Reserved</td>
<td>–</td>
<td>0</td>
<td>These reserved bit locations are always read as zeros. A value written to this field has no effect.</td>
</tr>
<tr>
<td>15–0</td>
<td>ICCL</td>
<td>OF(value)</td>
<td>0000h–FFFFh</td>
<td>Clock low-time divide-down value of 1–65536. The period of the module clock is multiplied by (ICCL + 6) to produce the low-time duration of the master clock on the SCL pin.</td>
</tr>
</tbody>
</table>

† For CSL C macro implementation, use the notation I2C_I2CCLKL_ICCL_symval.
**Figure 32. I2C Clock High-Time Divider Register (I2CCLKH)**

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>symval†</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–16</td>
<td>Reserved</td>
<td>–</td>
<td>0</td>
<td>These reserved bit locations are always read as zeros. A value written to this field has no effect.</td>
</tr>
<tr>
<td>15–0</td>
<td>ICCH</td>
<td>OF(value)</td>
<td>0000h–FFFFh</td>
<td>Clock high-time divide-down value of 1–65536. The period of the module clock is multiplied by (ICCH + 6) to produce the high-time duration of the master clock on the SCL pin.</td>
</tr>
</tbody>
</table>

† For CSL C macro implementation, use the notation I2C_I2CCLKH_ICCH_symval
8.5 I2C Data Count Register (I2CCNT)

The I2C data count register (I2CCNT) is used to indicate how many data words to transfer when the I2C module is configured as a master-transmitter (MST = 1 and TRX = 1 in I2CMDR) and the repeat mode is off (RM = 0 in I2CMDR). In the repeat mode (RM = 1), I2CCNT is not used. The I2CCNT is shown in Figure 33 and described in Table 10.

The value written to I2CCNT is copied to an internal data counter. The internal data counter is decremented by 1 for each data word transferred (I2CCNT remains unchanged). If a STOP condition is requested (STP = 1 in I2CMDR), the I2C module terminates the transfer with a STOP condition when the countdown is complete (that is, when the last data word has been transferred).

Figure 33. I2C Data Count Register (I2CCNT)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>symval†</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–16</td>
<td>Reserved</td>
<td>–</td>
<td>0</td>
<td>These reserved bit locations are always read as zeros. A value written to this field has no effect.</td>
</tr>
<tr>
<td>15–0</td>
<td>ICDC</td>
<td>OF(value)</td>
<td></td>
<td>Data count value. ICDC indicates the number of data words to transfer in the nonrepeat mode (RM = 0 in I2CMDR). The value in I2CCNT is a don’t care when the RM bit in I2CMDR is set to 1.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>0000h</td>
<td>The start value loaded to the internal data counter is 65536.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>0001h–FFFFh</td>
<td>The start value loaded to internal data counter is 1–65535.</td>
</tr>
</tbody>
</table>

† For CSL C macro implementation, use the notation I2C_I2CCNT_ICDC_symval
8.6 I2C Data Receive Register (I2CDRR)

The I2C data receive register (I2CDRR) is used by the DSP to read the receive data. The I2CDRR can receive a data value of up to 8 bits; data values with fewer than 8 bits are right-aligned in the D bits and the remaining D bits are undefined. The number of data bits is selected by the bit count bits (BC) of I2CMDR. The I2C receive shift register (I2CRSR) shifts in the received data from the SDA pin. Once data is complete, the I2C module copies the contents of I2CRSR into I2CDRR. The CPU and the EDMA controller cannot access I2CRSR. The I2CDRR is shown in Figure 34 and described in Table 11.

Figure 34. I2C Data Receive Register (I2CDRR)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>symval</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–8</td>
<td>Reserved</td>
<td>_</td>
<td>0</td>
<td>These reserved bit locations are always read as zeros. A value written to this field has no effect.</td>
</tr>
<tr>
<td>7–0</td>
<td>D</td>
<td>OF(value)</td>
<td>00h–FFh</td>
<td>Receive data.</td>
</tr>
</tbody>
</table>

† For CSL C macro implementation, use the notation I2C_I2CDRR_D_symval
8.7 I2C Slave Address Register (I2CSAR)

The I2C slave address register (I2CSAR) contains a 7-bit or 10-bit slave address. When the I2C module is not using the free data format (FDF = 0 in I2CMDR), it uses this address to initiate data transfers with a slave or slaves. When the address is nonzero, the address is for a particular slave. When the address is 0, the address is a general call to all slaves. If the 7-bit addressing mode is selected (XA = 0 in I2CMDR), only bits 6–0 of I2CSAR are used; bits 9–7 are ignored. The I2CSAR is shown in Figure 35 and described in Table 12.

Figure 35. I2C Slave Address Register (I2CSAR)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>symval</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–10</td>
<td>Reserved</td>
<td>–</td>
<td>0</td>
<td>These reserved bit locations are always read as zeros. A value written to this field has no effect.</td>
</tr>
<tr>
<td>9–0</td>
<td>A</td>
<td>OF(value)</td>
<td>00h–7Fh</td>
<td>In 7-bit addressing mode (XA = 0 in I2CMDR): Bits 6–0 provide the 7-bit slave address that the I2C module transmits when it is in the master-transmitter mode. Bits 9–7 are ignored.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>000h–3FFh</td>
<td>In 10-bit addressing mode (XA = 1 in I2CMDR): Bits 9–0 provide the 10-bit slave address that the I2C module transmits when it is in the master-transmitter mode.</td>
</tr>
</tbody>
</table>

† For CSL C macro implementation, use the notation I2C_I2CSAR_A_symval

Table 12. I2C Slave Address Register (I2CSAR) Field Descriptions

Legend: R = Read; W = Write; -n = Value after reset
8.8 **I2C Data Transmit Register (I2CDXR)**

The DSP writes transmit data to the I2C data transmit register (I2CDXR). The I2CDXR can accept a data value of up to 8 bits. When writing a data value with fewer than 8 bits, the DSP must make sure that the value is right-aligned in the D bits. The number of data bits is selected by the bit count bits (BC) of I2CMDR. Once data is written to I2CDXR, the I2C module copies the contents of I2CDXR into the I2C transmit shift register (I2CXSR). The I2CXSR shifts out the transmit data from the SDA pin. The CPU and the EDMA controller cannot access I2CXSR. The I2CDXR is shown in Figure 36 and described in Table 13.

---

**Figure 36. I2C Data Transmit Register (I2CDXR)**

```
31 16
    Reserved
        R-0

15 8 7 0
  Reserved   D
    R-0   R/W-0
```

**Legend:** R = Read only; R/W = Read/write; \(-n\) = value after reset

**Table 13. I2C Data Transmit Register (I2CDXR) Field Descriptions**

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>symval†</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–8</td>
<td>Reserved</td>
<td>–</td>
<td>0</td>
<td>These reserved bit locations are always read as zeros. A value written to this field has no effect.</td>
</tr>
<tr>
<td>7–0</td>
<td>D</td>
<td>OF(value)</td>
<td>00h–FFh</td>
<td>Transmit data</td>
</tr>
</tbody>
</table>

† For CSL C macro implementation, use the notation I2C_I2CDXR_D_symval
8.9 I2C Mode Register (I2CMDR)

The I2C mode register (I2CMDR) contains the control bits of the I2C module. The I2CMDR is shown in Figure 37 and described in Table 14.

Figure 37. I2C Mode Register (I2CMDR)

<table>
<thead>
<tr>
<th>Bit</th>
<th>field</th>
<th>symval†</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–16</td>
<td>Reserved</td>
<td>–</td>
<td>0</td>
<td>These reserved bit locations are always read as zeros. A value written to this field has no effect.</td>
</tr>
<tr>
<td>15</td>
<td>NACKMOD</td>
<td></td>
<td></td>
<td>NACK mode bit is only applicable when the I2C module is acting as a receiver.</td>
</tr>
<tr>
<td></td>
<td>ACK</td>
<td>0</td>
<td></td>
<td>In slave-receiver mode: The I2C module sends an acknowledge (ACK) bit to the transmitter during each acknowledge cycle on the bus. The I2C module only sends a no-acknowledge (NACK) bit if you set the NACKMOD bit.</td>
</tr>
<tr>
<td></td>
<td>NACK</td>
<td>1</td>
<td></td>
<td>In either slave-receiver or master-receiver mode: The I2C module sends a NACK bit to the transmitter during the next acknowledge cycle on the bus. Once the NACK bit has been sent, NACKMOD is cleared. To send a NACK bit in the next acknowledge cycle, you must set NACKMOD before the rising edge of the last data bit.</td>
</tr>
</tbody>
</table>

† For CSL C macro implementation, use the notation I2C_I2CMDR_field_symval
### Table 14. I2C Mode Register (I2CMDR) Field Descriptions (Continued)

<table>
<thead>
<tr>
<th>Bit</th>
<th>field†</th>
<th>symval†</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>14</td>
<td>FREE</td>
<td></td>
<td>0</td>
<td>This emulation mode bit is used to determine what the state of the I2C module will be when a breakpoint is encountered in the high-level language debugger.</td>
</tr>
<tr>
<td></td>
<td>BSTOP</td>
<td></td>
<td>0</td>
<td><strong>When I2C module is master:</strong> If SCL is low when the breakpoint occurs, the I2C module stops immediately and keeps driving SCL low, whether the I2C module is the transmitter or the receiver. If SCL is high, the I2C module waits until SCL becomes low and then stops. <strong>When I2C module is slave:</strong> A breakpoint forces the I2C module to stop when the current transmission/reception is complete.</td>
</tr>
<tr>
<td>13</td>
<td>STT</td>
<td></td>
<td>1</td>
<td>The I2C module runs free; that is, it continues to operate when a breakpoint occurs.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>0</td>
<td>In the master mode, STT is automatically cleared after the START condition has been generated. In the slave mode, if STT is 0, the I2C module does not monitor the bus for commands from a master. As a result, the I2C module performs no data transfers.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>1</td>
<td>In the master mode, setting STT to 1 causes the I2C module to generate a START condition on the I2C-bus. In the slave mode, if STT is 1, the I2C module monitors the bus and transmits/receives data in response to commands from a master.</td>
</tr>
<tr>
<td>12</td>
<td>Reserved</td>
<td>–</td>
<td>0</td>
<td>This reserved bit location is always read as zero. A value written to this field has no effect.</td>
</tr>
</tbody>
</table>

† For CSL C macro implementation, use the notation I2C_I2CMDR_field_symval
Table 14. I2C Mode Register (I2CMDR) Field Descriptions (Continued)

<table>
<thead>
<tr>
<th>Bit</th>
<th>field†</th>
<th>symval†</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>11</td>
<td>STP</td>
<td></td>
<td>0</td>
<td>STOP condition bit (only applicable when the I2C module is a master). In the master mode, the RM, STT, and STP bits determine when the I2C module starts and stops data transmissions (see Table 15). Note that the STT and STP bits can be used to terminate the repeat mode.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>1</td>
<td>STP is automatically cleared after the STOP condition has been generated.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>NONE</td>
<td>STOP has been set by the DSP to generate a STOP condition when the internal data counter of the I2C module counts down to 0.</td>
</tr>
</tbody>
</table>

| 10  | MST    |         | 0     | Slave mode. The I2C module is a slave and receives the serial clock from the master. |
|     |        |         | 1     | Master mode. The I2C module is a master and generates the serial clock on the SCL pin. |

| 9   | TRX    |         | 0     | Receiver mode. The I2C module is a receiver and receives data on the SDA pin. |
|     |        |         | 1     | Transmitter mode. The I2C module is a transmitter and transmits data on the SDA pin. |

| 8   | XA     |         | 0     | Expanded address enable bit. |
|     |        |         | 1     | 7-bit addressing mode (normal address mode). The I2C module transmits 7-bit slave addresses (from bits 6–0 of I2CSAR), and its own slave address has 7 bits (bits 6–0 of I2COAR). |
|     |        |         | 10BIT | 10-bit addressing mode (expanded address mode). The I2C module transmits 10-bit slave addresses (from bits 9–0 of I2CSAR), and its own slave address has 10 bits (bits 9–0 of I2COAR). |

† For CSL C macro implementation, use the notation I2C_I2CMDR_field_symval
Table 14. I2C Mode Register (I2CMDR) Field Descriptions (Continued)

<table>
<thead>
<tr>
<th>Bit</th>
<th>field†</th>
<th>symval†</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>RM</td>
<td></td>
<td></td>
<td>Repeat mode bit (only applicable when the I2C module is a master-transmitter). The RM, STT, and STP bits determine when the I2C module starts and stops data transmissions (see Table 15).</td>
</tr>
<tr>
<td></td>
<td></td>
<td>NONE</td>
<td>0</td>
<td>Nonrepeat mode. The value in the data count register (I2CCNT) determines how many data words are received/ transmitted by the I2C module.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>REPEAD</td>
<td>1</td>
<td>Repeat mode. Data words are continuously received/ transmitted by the I2C module until the STP bit is manually set to 1, regardless of the value in I2CCNT.</td>
</tr>
<tr>
<td>6</td>
<td>DLB</td>
<td></td>
<td></td>
<td>Digital loopback mode bit. This bit disables or enables the digital loopback mode of the I2C module. The effects of this bit are shown in Figure 38. Note that DLB in the free data format mode (DLB = 1 and FDF = 1) is not supported.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>NONE</td>
<td>0</td>
<td>Digital loopback mode is disabled.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>LOOPBACK</td>
<td>1</td>
<td>Digital loopback mode is enabled. In this mode, the MST bit must be set to 1 and data transmitted out of I2CDXR is received in I2CDRR after ( n ) DSP cycles by an internal path, where: ( n = (\text{I2C input clock frequency/module clock frequency}) \times 8 ). The transmit clock is also the receive clock. The address transmitted on the SDA pin is the address in I2COAR.</td>
</tr>
<tr>
<td>5</td>
<td>IRS</td>
<td></td>
<td></td>
<td>I2C module reset bit.</td>
</tr>
<tr>
<td></td>
<td>RST</td>
<td>0</td>
<td></td>
<td>The I2C module is in reset/disabled. When this bit is cleared to 0, all status bits (in I2CSTR) are set to their default values.</td>
</tr>
<tr>
<td></td>
<td>NRST</td>
<td>1</td>
<td></td>
<td>The I2C module is enabled.</td>
</tr>
</tbody>
</table>

† For CSL C macro implementation, use the notation I2C_I2CMDR_field_symval
### Table 14. I2C Mode Register (I2CMDR) Field Descriptions (Continued)

<table>
<thead>
<tr>
<th>Bit</th>
<th>field†</th>
<th>symval†</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>4</td>
<td>STB</td>
<td></td>
<td></td>
<td>START byte mode bit. This bit is only applicable when the I2C module is a master. As described in version 2.1 of the Philips I2C-bus specification, the START byte can be used to help a slave that needs extra time to detect a START condition. When the I2C module is a slave, the I2C module ignores a START byte from a master, regardless of the value of the STB bit.</td>
</tr>
<tr>
<td></td>
<td>NONE</td>
<td>0</td>
<td></td>
<td>The I2C module is not in the START byte mode.</td>
</tr>
<tr>
<td></td>
<td>SET</td>
<td>1</td>
<td></td>
<td>The I2C module is in the START byte mode. When you set the START condition bit (STT), the I2C module begins the transfer with more than just a START condition. Specifically, it generates:</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>1) A START condition</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>2) A START byte (0000 0001b)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>3) A dummy acknowledge clock pulse</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>4) A repeated START condition</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>The I2C module sends the slave address that is in I2CSAR.</td>
</tr>
<tr>
<td>3</td>
<td>FDF</td>
<td></td>
<td></td>
<td>Free data format mode bit. Note that DLB in the free data format mode (DLB = 1 and FDF = 1) is not supported.</td>
</tr>
<tr>
<td></td>
<td>NONE</td>
<td>0</td>
<td></td>
<td>Free data format mode is disabled. Transfers use the 7-/10-bit addressing format selected by the XA bit.</td>
</tr>
<tr>
<td></td>
<td>SET</td>
<td>1</td>
<td></td>
<td>Free data format mode is enabled. Transfers have the free data (no address) format described in section 3.5.</td>
</tr>
</tbody>
</table>

† For CSL C macro implementation, use the notation I2C_I2CMDR_field_symval
### Table 14. I2C Mode Register (I2CMDR) Field Descriptions (Continued)

<table>
<thead>
<tr>
<th>Bit</th>
<th>field‡</th>
<th>symval†</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>2–0</td>
<td>BC</td>
<td>OF(value)</td>
<td></td>
<td>Bit count bits. BC defines the number of bits (1 to 8) in the next data word that is to be received or transmitted by the I2C module. The number of bits selected with BC must match the data size of the other device. Notice that when BC = 000b, a data word has 8 bits. If the bit count is less than 8, receive data is right aligned in the D bits of I2CDRR and the remaining D bits are undefined. Also, transmit data written to I2CDXR must be right aligned.</td>
</tr>
<tr>
<td>BIT8FDF</td>
<td>0</td>
<td>8 bits per data word</td>
<td></td>
<td></td>
</tr>
<tr>
<td>BIT1FDF</td>
<td>1h</td>
<td>1 bit per data word</td>
<td></td>
<td></td>
</tr>
<tr>
<td>BIT2FDF</td>
<td>2h</td>
<td>2 bits per data word</td>
<td></td>
<td></td>
</tr>
<tr>
<td>BIT3FDF</td>
<td>3h</td>
<td>3 bits per data word</td>
<td></td>
<td></td>
</tr>
<tr>
<td>BIT4FDF</td>
<td>4h</td>
<td>4 bits per data word</td>
<td></td>
<td></td>
</tr>
<tr>
<td>BIT5FDF</td>
<td>5h</td>
<td>5 bits per data word</td>
<td></td>
<td></td>
</tr>
<tr>
<td>BIT6FDF</td>
<td>6h</td>
<td>6 bits per data word</td>
<td></td>
<td></td>
</tr>
<tr>
<td>BIT7FDF</td>
<td>7h</td>
<td>7 bits per data word</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

† For CSL C macro implementation, use the notation I2C_I2CMDR_field_symval
**Table 15. Master-Transmitter/Receiver Bus Activity Defined by RM, STT, and STP Bits**

<table>
<thead>
<tr>
<th>I2CMDR Bit</th>
<th>RM</th>
<th>STT</th>
<th>STP</th>
<th>Bus Activity†</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>None</td>
<td>No activity</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>1</td>
<td>P</td>
<td>STOP condition</td>
<td></td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>0</td>
<td>D</td>
<td>S-A-D..(n)..D</td>
<td>START condition, slave address, n data words (n = value in I2CCNT)</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>1</td>
<td>P</td>
<td>S-A-D..(n)..D-P</td>
<td>START condition, slave address, n data words, STOP condition (n = value in I2CCNT)</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>None</td>
<td>No activity</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>1</td>
<td>P</td>
<td>STOP condition</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>0</td>
<td>S-A-D-D-D…..</td>
<td>Repeat mode transfer: START condition, slave address, continuous data transfers until STOP condition or next START condition</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>1</td>
<td>None</td>
<td>Reserved bit combination (No activity)</td>
<td></td>
</tr>
</tbody>
</table>

† A = Address; D = Data word; P = STOP condition; S = START condition

**Table 16. How the MST and FDF Bits Affect the Role of TRX Bit**

<table>
<thead>
<tr>
<th>I2CMDR Bit</th>
<th>MST</th>
<th>FDF</th>
<th>I2C Module State</th>
<th>Function of TRX Bit</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>In slave mode but not free data format mode</td>
<td>TRX is a don’t care. Depending on the command from the master, the I2C module responds as a receiver or a transmitter.</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>X</td>
<td>In slave mode and free data format mode</td>
<td>The free data format mode requires that the transmitter and receiver be fixed. TRX identifies the role of the I2C module: TRX = 0: The I2C module is a receiver. TRX = 1: The I2C module is a transmitter.</td>
</tr>
<tr>
<td>1</td>
<td>X</td>
<td>X</td>
<td>In master mode; free data format mode on or off</td>
<td>TRX = 0: The I2C module is a receiver. TRX = 1: The I2C module is a transmitter.</td>
</tr>
</tbody>
</table>
Figure 38. Block Diagram Showing the Effects of the Digital Loopback Mode (DLB) Bit
8.10 I2C Interrupt Source Register (I2CISR)

The I2C interrupt source register (I2CISR) is used by the CPU to determine which event generated the I2C interrupt. For more information about these events, see the descriptions of the I2C interrupt requests in Table 3. The I2CISR is shown in Figure 39 and described in Table 17.

Figure 39. I2C Interrupt Source Register (I2CISR)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>symval†</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–3</td>
<td>Reserved</td>
<td>–</td>
<td>0</td>
<td>These reserved bit locations are always read as zeros. Always write 0 to this field.</td>
</tr>
<tr>
<td>2–0</td>
<td>INTCODE</td>
<td></td>
<td></td>
<td>Interrupt code bits. The binary code in INTCODE indicates which event generated an I2C interrupt.</td>
</tr>
<tr>
<td>NONE</td>
<td>000</td>
<td>None</td>
<td></td>
<td></td>
</tr>
<tr>
<td>AL</td>
<td>001</td>
<td>Arbitration is lost.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>NACK</td>
<td>010</td>
<td>No-acknowledgement condition is detected.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>RAR</td>
<td>011</td>
<td>Registers are ready to be accessed.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>RDR</td>
<td>100</td>
<td>Receive data is ready.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>XDR</td>
<td>101</td>
<td>Transmit data is ready.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>–</td>
<td>110–111</td>
<td>Reserved</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

† For CSL C macro implementation, use the notation I2C_I2CISR_INTCODE_symval
8.11 I2C Prescaler Register (I2CPSC)

The I2C prescaler register (I2CPSC) is used for dividing down the I2C input clock to obtain the desired module clock for the operation of the I2C module. For more details about the module clock, see section 3.8. The I2CPSC is shown in Figure 40 and described in Table 18.

The IPSC bits must be initialized while the I2C module is in reset (IRS = 0 in I2CMDR). The prescaled frequency takes effect only when the IRS bit is changed to 1. Changing the IPSC value while IRS = 1 has no effect.

Figure 40. I2C Prescaler Register (I2CPSC)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>symval†</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–8</td>
<td>Reserved</td>
<td>–</td>
<td>0</td>
<td>These reserved bit locations are always read as zeros. A value written to this field has no effect.</td>
</tr>
<tr>
<td>7–0</td>
<td>IPSC</td>
<td>OF(value)</td>
<td>00h–FFh</td>
<td>I2C prescaler divide-down value. IPSC determines how much the CPU clock is divided to create the module clock of the I2C module: module clock frequency = I2C input clock frequency/(IPSC + 1)</td>
</tr>
</tbody>
</table>

Note: IPSC must be initialized while the I2C module is in reset (IRS = 0 in I2CMDR).

† For CSL C macro implementation, use the notation I2C_I2CPSC_IPSC_symval
8.12  I2C Peripheral Identification Registers (I2CPID1 and I2CPID2)

The peripheral identification registers (PID) contain identification data for the I2C module. I2CPID1 is shown in Figure 41 and described in Table 19. I2CPID2 is shown in Figure 42 and described in Table 20.

Figure 41.  I2C Peripheral Identification Register 1 (I2CPID1)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–16</td>
<td>Reserved</td>
<td>0</td>
<td>These reserved bit locations are always read as zeros. A value written to this field has no effect.</td>
</tr>
<tr>
<td>15–8</td>
<td>CLASS</td>
<td></td>
<td>Identifies class of peripheral.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td>Serial port</td>
</tr>
<tr>
<td>7–0</td>
<td>REV</td>
<td></td>
<td>Identifies revision of peripheral.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>x</td>
<td>See the device-specific datasheet for the value.</td>
</tr>
</tbody>
</table>
**Figure 42. I2C Peripheral Identification Register 2 (I2CPID2)**

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–8</td>
<td>Reserved</td>
<td>0</td>
<td>These reserved bit locations are always read as zeros. A value written to this field has no effect.</td>
</tr>
<tr>
<td>7–0</td>
<td>TYPE</td>
<td>05h</td>
<td>Identifies type of peripheral.</td>
</tr>
</tbody>
</table>

**Table 20. I2C Peripheral Identification Register 2 (I2CPID2) Field Descriptions**

Legend:  
R = Read only; -x = value after reset
A

A (own address) bits 33
A (slave address) bits 46
AAS bit 35
AD0 bit 35
addressing formats (serial data formats) 8
AL bit
  in I2CER 34
  in I2CSTART 35
arbitration among master devices 12
ARDY bit
  in I2CER 34
  in I2CSTART 35

B

BB bit 35
BC bits 48
bit polling methods to control data flow 20
block diagrams
  effect of digital loopback mode (DLB) bit 55
  I2C module 4
  I2C module clocking 14
  I2C module interrupt requests 16
  multiple I2C modules connected 1

C

CLASS bits 58
clock generation 13
clock synchronization 14

d

d (data receive) bits 45
d (data transmit) bits 47
data flow control
  using bit polling 20
  using EDMA events 30
  using interrupts 26
data formats 8
data validity 5
disabling the I2C module 17
DLB bit 48

E

EDMA event methods to control data flow 30
EDMA events generated by the I2C module 17

F

FDF bit 48
features 2
features not supported 2
flow diagrams
  setup procedure 19
  using bit polling
    master-receiver operation, nonrepeat mode 24
    master-receiver operation, repeat mode with fixed number of data words 22
    master-receiver operation, repeat mode with variable number of data words 23
    master-transmitter operation, nonrepeat mode 21
    master-transmitter operation, repeat mode 20
    slave-transmitter/receiver operation, repeat mode 25
flow diagrams (continued)
  using EDMA events
    master-receiver operation, nonrepeat mode 31
    master-transmitter operation, nonrepeat mode 30
  using interrupts
    master-transmitter operation, nonrepeat mode 26
    master-receiver operation, nonrepeat mode 27
    master-transmitter/receiver operation, repeat mode 28
    slave-transmitter/receiver operation, repeat mode 29
FREE bit 48
free data format 10
functional overview 3

I
I2C clock high-time divider register (I2CCLKH) 41
I2C clock low-time divider register (I2CCLKL) 41
I2C data count register (I2CCNT) 44
I2C data receive register (I2CDRR) 45
I2C data transmit register (I2CDXR) 47
I2C interrupt enable register (I2CIER) 34
I2C interrupt source register (I2CISR) 56
I2C mode register (I2CMDR) 48
I2C own address register (I2COAR) 33
I2C peripheral identification register (I2CPID) 58
I2C prescaler register (I2CPSC) 57
I2C slave address register (I2CSAR) 46
I2C status register (I2CSTR) 35
I2CCLKH 41
I2CCLKL 41
I2CCNT 44
I2CDRR 45
I2CDXR 47
I2CIER 34
I2CISR 56
I2CMDR 48
I2COAR 33
I2CPID 58
I2CPSC 57
I2CSAR 46
I2CSTR 35

ICCH bits 43
ICCL bits 42
ICDC bits 44
ICRRDY bit
  in I2CIER 34
  in I2CSTR 35
ICXRDY bit
  in I2CIER 34
  in I2CSTR 35
input and output voltage levels 5
INTCODE bits 56
interrupt flags in I2CSTR 35
interrupt methods to control data flow 26
interrupt requests generated by the I2C module 15
introduction 1
IPSC bits 57
IRS bit 48

M
master-receiver mode 6
master-transmitter mode 6
MST bit 48

N
NACK bit
  generation of 11
  in I2CIER 34
  in I2CSTR 35
NACKMOD bit 48
NACKSNT bit 35

O
operating modes 5
  master-receiver mode 6
  master-transmitter mode 6
  slave-receiver mode 6
  slave-transmitter mode 6
output and input voltage levels 5

P
programming guide 18
Index

R

registers 32
  clock high-time divider register (I2CCLKH) 41
  clock low-time divider register (I2CCLKL) 41
  data count register (I2CCNT) 44
  data receive register (I2CDRR) 45
  data transmit register (I2CDXR) 47
  interrupt enable register (I2CIER) 34
  interrupt source register (I2CISR) 56
  mode register (I2CMDR) 48
  own address register (I2COAR) 33
  peripheral identification register (I2CPID) 58
  prescaler register (I2CPSC) 57
  slave address register (I2CSAR) 46
  status register (I2CSTR) 35
resetting the I2C module 17
 REV bits 58
 RM bit 48
 RSFULL bit 35

S

7-bit addressing format 8
7-bit addressing format with repeated START condition 10
serial data formats 8
  10-bit addressing format 9
  7-bit addressing format 8
  free data format 10
slave-receiver mode 6
slave-transmitter mode 6
START and STOP conditions 7
STB bit 48
STP bit 48
STT bit 48

T

10-bit addressing format 9
TRX bit 48
TYPE bits 59

V

voltage levels 5

X

XA bit 48
XSMT bit 35